# ECE 3300 – Lab 7 Report 16-bit Barrel Shifter / Rotator & 4-Digit 7-Segment Display

Team Name: Group V Date: August 6, 2025

## **Group Members**

Nathan Marlow, Khristian Chan

## 1. Objective

The goal of this lab was to design and implement a 16-bit combinational barrel shifter system on the Nexys A7 FPGA using Verilog. The system allows a 16-bit input word to be logically shifted or rotated either left or right by an arbitrary shift amount from 0 to 15. The direction, rotate/logical selection, and the shift amount were controlled using five push-buttons, and the output was displayed in real-time on a 4-digit 7-segment display. Additional design elements included a fixed clock divider, a debounce toggle system, and a 2-bit SHAMT counter, all of which were integrated to allow clean and observable shift operations.

### 2. Design Modules

#### 2.1 Barrel Shifter

```
`timescale lns / lps
module barrel_shifter16(
     input [15:0] data in,
    input [3:0] shamt,
    input dir,
     input rotate,
    output reg [15:0] data_out
);
     wire [15:0] stage0, stage1, stage2, stage3;
     assign stage0 = (shamt[0]) ? (dir ?
         (rotate ? {data_in[0], data_in[15:1]} : {1'b0, data_in[15:1]}) :
         (rotate ? {data_in[14:0], data_in[15]} : {data_in[14:0], 1'b0})) : data_in;
     assign stagel = (shamt[1]) ? (dir ?
         (rotate ? {stage0[1:0], stage0[15:2]} : {2'b00, stage0[15:2]}) :
         (rotate ? {stage0[13:0], stage0[15:14]} : {stage0[13:0], 2'b00})) : stage0;
     assign stage2 = (shamt[2]) ? (dir ?
         (rotate ? {stagel[3:0], stagel[15:4]} : {4'b0000, stagel[15:4]}) :
         (rotate ? {stagel[11:0], stagel[15:12]} : {stagel[11:0], 4'b0000})) : stagel;
     assign stage3 = (shamt[3]) ? (dir ?
         (rotate ? {stage2[7:0], stage2[15:8]} : {8'b000000000, stage2[15:8]}) :
         (rotate ? {stage2[7:0], stage2[15:8]} : {stage2[7:0], 8'b000000000})) : stage2;
     always @(*) begin
        data_out = stage3;
     end
endmodule
```

A fully combinational 16-bit barrel shifter was implemented using 4 stages (1, 2, 4, 8-bit shifts). The design supports both logical and rotational shifting in either direction (left or right), as selected by control bits. The barrel\_shifter16.v module uses conditional logic and concatenation to implement the shifts efficiently.

#### 2.2 Clock Divider

```
`timescale lns / lps
// clock divider fixed.v
] // for the two seperate speeds rather than a sel
module clock_divider_fixed(
      input clk,
      input rst_n,
      output reg clk_scan, // ~1kHz
     output reg clk demo // ~2Hz
  );
      reg [25:0] scan_cnt;
      reg [25:0] demo cnt;
     always @(posedge clk or negedge rst_n) begin
          if (!rst n) begin
             scan cnt <= 0;
              demo_cnt <= 0;
             clk scan <= 0;
             clk_demo <= 0;
         end else begin
             // ~1kHz from 100MHz clock (divide by 100000)
              if (scan cnt == 100 000) begin
                 scan_cnt <= 0;
                 clk_scan <= ~clk_scan;
              end else begin
                  scan_cnt <= scan_cnt + 1;
Ė
              end
              // ~2Hz from 100MHz clock (divide by 25 000 000)
              if (demo_cnt == 25_000_000) begin
                 demo_cnt <= 0;
                 clk_demo <= ~clk_demo;
              end else begin
                 demo cnt <= demo cnt + 1;
              end
          end
     end
 endmodule
```

The clock\_divider\_fixed.v module divides the 100 MHz master clock into two frequencies:

• ~2 Hz: Used for shift timing and SHAMT counter

• ~1 kHz: Used for debouncing and display scanning

This dual-clock design enables precise control over shift steps while maintaining fast, flicker-free 7-segment display updates.

### 2.3 Debounce Toggle

```
`timescale lns / lps
  module debounce toggle(
      input clk_lkHz,
      input btn raw,
      output reg btn_toggle
  );
      reg [2:0] shift_reg;
      reg state;
      always @(posedge clk_lkHz) begin
          shift_reg <= {shift_reg[1:0], btn_raw};
          if (shift_reg == 3'blll && !state) begin
              btn_toggle <= ~btn_toggle;
              state <= 1;
          end else if (shift_reg == 3'b000) begin
              state <= 0;
          end
      end
endmodule
```

Mechanical button bounces were cleaned using the debounce\_toggle.v module, which samples the button state using the 1 kHz clock and registers a toggle only when a clean rising edge is detected. This ensures reliable toggling behavior without glitches.

#### 2.4 SHAMT Counter

```
module shamt_counter(
      input clk,
      input rst n,
      input inc,
      output reg [1:0] shamt_high
  );
      always @(posedge clk or negedge rst_n) begin
9
          if (!rst_n)
              shamt high <= 0;
9
          else if (inc)
Ė
              shamt_high <= shamt_high + 1;
-)
      end
endmodule
```

To reduce the number of input buttons required, a 2-bit counter was implemented using the shamt\_counter.v module. This counter increments on each press of the center button (BTNC), allowing full 4-bit shift amounts (0–15) to be selected using only 3 buttons.

#### 2.5 7-Segment Display

```
`timescale lns / lps
module seg7_scan8(
    input clk,
   input rst n,
    input clk 1kHz,
    input [3:0] dig0,
    input [3:0] digl,
    input [3:0] dig2,
    input [3:0] dig3,
    output reg [7:0] an,
   output [6:0] seg
);
    reg [1:0] sel;
    reg [3:0] digit;
    always @(posedge clk lkHz or negedge rst n) begin
        if (!rst n)
            sel <= 0;
        else
            sel <= sel + 1;
    end
    always @(*) begin
        case(sel)
            2'b00: begin an = 8'b111111110; digit = dig0; end
            2'b01: begin an = 8'b111111101; digit = dig1; end
            2'bl0: begin an = 8'bl11111011; digit = dig2; end
            2'bl1: begin an = 8'bl1110111; digit = dig3; end
            default: begin an = 8'blllllllll; digit = 4'd0; end
        endcase
    end
    hex_to_7seg u_hex(.hex(digit), .seg(seg));
endmodule
```

```
`timescale lns / lps
module hex_to_7seg(
    input [3:0] hex,
    output reg [6:0] seg
);
    always @(*) begin
        case (hex)
            4'h0: seg = 7'b10000000;
            4'hl: seg = 7'bl1111001;
            4'h2: seg = 7'b0100100;
            4'h3: seg = 7'b0110000;
            4'h4: seg = 7'b0011001;
            4'h5: seg = 7'b0010010;
            4'h6: seg = 7'b00000010;
            4'h7: seg = 7'bl1111000;
            4'h8: seg = 7'b00000000;
            4'h9: seg = 7'b0010000;
            4'hA: seg = 7'b0001000;
            4'hB: seg = 7'b00000011;
            4'hC: seg = 7'b1000110;
            4'hD: seg = 7'b0100001;
            4'hE: seg = 7'b0000110;
            4'hF: seg = 7'b0001110;
            default: seg = 7'bllllllll;
        endcase
    end
endmodule
```

The 16-bit output of the barrel shifter is broken into four 4-bit nibbles, which are converted to hexadecimal using the hex\_to\_7seg.v module. The seg7\_scan8.v module handles multiplexed scanning of the display and drives digits AN0 to AN3.

### 2.6 Top-Level Integration

```
`timescale lns / lps
```

```
module top_lab7(
     input clk,
      input rst n,
      input [15:0] sw,
      input btnU,
      input btnD,
      input btnL,
      input btnR,
      input btnC,
      output [7:0] led,
     output [6:0] seg,
      output [7:0] an
  );
      wire clk_lkHz, clk_demo;
      wire dir, rot, shamtl, shamt0;
      wire [1:0] shamt_high;
      wire [3:0] shamt;
      wire [15:0] result_word;
      // Clock divider
      clock_divider_fixed u_clk_div(
          .clk(clk), .rst_n(rst_n),
          .clk_scan(clk_lkHz), .clk_demo(clk_demo)
      );
      // Debounce toggle buttons
      debounce_toggle u_dir(.clk_lkHz(clk_lkHz), .btn_raw(btnU), .btn_toggle(dir));
      debounce_toggle u_rot(.clk_lkHz(clk_lkHz), .btn_raw(btnD), .btn_toggle(rot));
      debounce toggle u sl(.clk lkHz(clk lkHz), .btn raw(btnL), .btn toggle(shamtl));
      debounce_toggle u_s0(.clk_lkHz(clk_lkHz), .btn_raw(btnR), .btn_toggle(shamt0));
      assign shamt[1:0] = {shamt1, shamt0};
     // SHAMT[1:0] for lower two bits and are manual toggles
      // SHAMT[3:2] counter for the upper two bits for shifting based off center button press
      shamt counter u shamt count (
          .clk(clk_demo), .rst_n(rst_n), .inc(btnC), .shamt_high(shamt_high)
      );
      assign shamt[3:2] = shamt_high;
```

```
assign shamt[3:2] = shamt_high;
      // Barrel shifter
      barrel shifter16 u shift(
          .data in(sw), .shamt(shamt), .dir(dir), .rotate(rot), .data out(result word)
      );
      // Hex to 7-seg and scanner (reuse your hex to 7seg and seg7 scan8)
      wire [3:0] nib0 = result_word[3:0];
      wire [3:0] nibl = result word[7:4];
      wire [3:0] nib2 = result_word[11:8];
      wire [3:0] nib3 = result_word[15:12];
      seg7_scan8 u_scan(
          .clk(clk), .rst_n(rst_n), .clk_lkHz(clk_lkHz),
          .dig0(nib0), .dig1(nib1), .dig2(nib2), .dig3(nib3),
          .an(an), .seg(seg)
      );
      // LED debug output: {DIR, ROT, SHAMT[3:0]}
      assign led = {dir, rot, shamt};
endmodule
```

The top\_lab7.v module integrates all the above components. It connects:

- SW15–SW0  $\rightarrow$  input data word
- BTNU/BTND/BTNL/BTNR  $\rightarrow$  DIR, ROT, SHAMT[1:0]
- BTNC → increments SHAMT[3:2]
- LED[7:0] → debug output for DIR, ROT, SHAMT[3:0]
- AN0–AN3  $\rightarrow$  display output

## 3. Implementation Results

| +                     | +    | +     | +          | ++                |
|-----------------------|------|-------|------------|-------------------|
| Site Type             | Used | Fixed | Prohibited | Available   Util% |
| +                     | +    | +     | +          | ++                |
| Slice LUTs            | 107  | 0     | 0          | 63400   0.17      |
| LUT as Logic          | 107  | 0     | 0          | 63400   0.17      |
| LUT as Memory         | 0    | 0     | 0          | 19000   0.00      |
| Slice Registers       | 78   | 0     | 0          | 126800   0.06     |
| Register as Flip Flop | 78   | 0     | 0          | 126800   0.06     |
| Register as Latch     | 0    | 0     | 0          | 126800   0.00     |
| F7 Muxes              | 0    | 0     | 0          | 31700   0.00      |
| F8 Muxes              | 0    | 0     | 0          | 15850   0.00      |
| +                     | +    | +     | ·          | ++                |

|                   |                                                          |                                                       | +                                             |                                 |                                            |
|-------------------|----------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------|---------------------------------|--------------------------------------------|
| Total On-Chip P   | ower (W)   (                                             | <b>0.1</b> 33                                         | i                                             |                                 |                                            |
| Design Power Bu   |                                                          | Unspecified <sup>3</sup>                              | ٠į                                            |                                 |                                            |
| Power Budget Ma   |                                                          | NA .                                                  | i                                             |                                 |                                            |
| Dynamic (W)       | - i i                                                    | 0.036                                                 | i i                                           |                                 |                                            |
| Device Static (   | W)   (                                                   | 0.097                                                 | İ                                             |                                 |                                            |
| Effective TJA (   | C/W)   4                                                 | 4.6                                                   | 1                                             |                                 |                                            |
| Max Ambient (C)   |                                                          | 84.4                                                  | 1                                             |                                 |                                            |
| Junction Temper   | ature (C)                                                | 25.6                                                  | İ                                             |                                 |                                            |
| Confidence Leve   | 1   1                                                    | Low                                                   | 1                                             |                                 |                                            |
| Setting File      | 1 -                                                      |                                                       | T                                             |                                 |                                            |
| Simulation Acti   | vity File                                                |                                                       | T                                             |                                 |                                            |
| Design Nets Mat   | ched   I                                                 | NA                                                    | T                                             |                                 |                                            |
| +                 | +-                                                       |                                                       | +                                             |                                 |                                            |
| * Specify Design  | Power Budget                                             | using, set                                            | _operating_co                                 | onditions -design_              | power_budget <value i<="" td=""></value>   |
| 1.1 On-Chip Compo | nents                                                    |                                                       |                                               |                                 |                                            |
| 1.1 On-Chip Compo | nents                                                    |                                                       |                                               |                                 |                                            |
| +                 | nents<br><br>+ <br>  Power (W)                           | •                                                     | Available                                     | <br>  Utilization (%)           | •<br>I                                     |
| +                 | +                                                        | Used<br>+                                             |                                               |                                 | +<br> <br>+                                |
| +                 | +<br>  Power (W)<br>+                                    | Used<br>+3                                            | Available                                     | <br>  Utilization (%)<br>  <br> | +<br> <br> -<br> -                         |
| +                 | +<br>  Power (W)<br>+<br>  <0.001<br>  0.001             | Used<br> <br>  3<br>  252                             | Available<br><br>                             |                                 | +<br> <br> -<br> -<br> -                   |
| +                 | +<br>  Power (W)<br>+<br>  <0.001<br>  0.001             | Used<br><br>3<br>252                                  | Available<br><br><br>63400                    |                                 | +<br> <br>+<br> <br> <br>                  |
| +                 | +<br>  Power (W)<br>+<br>  <0.001<br>  0.001<br>  <0.001 | Used<br><br>3<br>252<br>107                           | Available<br><br><br>63400<br>126800          | <br> <br>  0.17<br>  0.06       | +<br> <br>+<br> <br> <br> <br>             |
| +                 | +<br>  Power (W)<br>+<br>  <0.001<br>  0.001<br>  <0.001 | Used<br>                                              | Available<br><br><br>63400<br>126800<br>15850 | <br> <br>  0.17<br>  0.06       | +<br> <br>+<br> <br> <br> <br> <br>        |
| +                 | +                                                        | Used<br>  3<br>  252<br>  107<br>  78<br>  14         | Available<br><br><br>63400<br>126800<br>15850 | <br>  0.17<br>  0.06<br>  0.09  | +<br> <br>+<br> <br> <br> <br> <br>        |
| +                 | +                                                        | Used<br>  3<br>  252<br>  107<br>  78<br>  14         | Available<br><br><br>63400<br>126800<br>15850 | <br>0.17<br>0.06<br>0.09        | +<br> <br>+<br> <br> <br> <br> <br> <br>   |
| +                 | +                                                        | Used<br>  3<br>  252<br>  107<br>  78<br>  14<br>  14 | Available 63400 126800 15850                  | <br>0.17<br>0.06<br>0.09        | +<br> <br> -<br> -<br> -<br> -<br> -<br> - |

Above are the results for both utilization and power. We see that even as project complexity gets higher, then overall utilization and power usage is very low compared to what a more involved FPGA/RTL project can be. We are using a very small amount of what is possible to use with the Nexys A7.

#### 4. Simulation Results:

#### 4.1 - Barrel Shifter

The barrel shifter simulation was successful, we went through two different input values and we see how we go from logical to normal rotate bitshift, along with forward and backwards, and different bitshifts. Using 3 for loops, we are able to iterate through every permutation of the possible bitshifts.



### **4.2- Debounce Toggle**

We see our debounce simulation is successful, when we use inputs of less than 30ns, we get an output that latches low until we find a high input that is longer than 30ns. Same thing can be said for a low input that is long than 30ns. It will latch until it finds a long enough input of either 3 high/low in a row.



#### 4.3- 7 Segment Scanner

We see our scanner iterate through each of our seven segment displays multiple times before we swap numbers. We see that hitting reset will freeze the anode position until it is let go.



#### 6. Demonstration Video

https://youtu.be/szGX48fbeYA

# **Contributions:**

Khristian Chan- 50%: Testbench, Simulation, Debugging, Report, Demo

Nathan Marlow- 50%: Implementation, Code, XDC, Report